# The Front End Electronics for the Drift Chamber readout in MEG experiment upgrade

G. Chiarello<sup>(b)</sup>, A. Corvaglia<sup>(a)</sup>, F. Grancagnolo<sup>(a)</sup>, M. Panareo<sup>(a,c)</sup>, G. Tassielli<sup>(c)</sup>

(a) Istituto Nazionale di Fisica Nucleare, Lecce, Italy

(b) Istituto Nazionale di Fisica Nucleare, Roma1, Italy

(c) Dipartimento di Matematica e Fisica, Università del Salento, Italy

# ABSTRACT

Front End electronics plays an essential role in drift chambers for time resolution and, therefore, spatial resolution. The use of cluster timing techniques, by measuring the arriving times of all the individual ionization clusters after the first one, may enable to reach resolutions even below 100 µm in the measurement of the impact parameter. A high performance Front End electronics, characterized by low distortion, low noise and a wide bandwidth has been developed with the purpose to implement cluster timing techniques in the new drift chamber for the upgrade of the MEG experiment at Paul Sherrer Institut (CH) [1].

# THE MEG II DRIFT CHAMBER

The MEG II Cylindrical Drift Chamber (CDCH) is a single volume detector, whose design was optimized to satisfy the fundamental requirements of high transparency and low multiple scattering contribution for 50 MeV positrons, sustainable occupancy (at  $7 \times 10^7 \,\mu^+/s$  stopped on target) and fast electronics for cluster timing capabilities [2, 3].



In order to permit the detection of single ionization clusters, the electronic read-out interface has to process high speed signals. For this purpose, a specific high performance 8-channels front-end electronics (FE) has been designed with commercial devices such as fast operational amplifiers [4].

The FE was designed for a gain which must produce a suitable readout signal for further processing, low power consumption, a bandwidth adequate to the expected signal spectral density and a fast pulse rise time response, to exploit the cluster timing technique [5*,* 6].



The input network provides decoupling and protection, while signal amplification is realized with a double gain stage made from ADA4927 and THS4509:

Analog Device's op-amp ADA4927 works as a first gain stage. The current feedback architecture provides a loop gain that is nearly independent of the closed-loop gain, achieving wide bandwidth, low distortion, and low noise (input voltage noise of only 1.3 nV/vHz at higher gains) and lower power consumption than comparable voltage feedback amplifiers [7].

### **AFTER 5m LONG OUTPUT CABLE WIHTOUT PRE-EMPHASIS**

The THS4509 by Texas Instruments is used as a second gain stage and output driver. It is a wide-band, fully differential operational amplifier with a very low noise (1.9 nV/VHz), and low harmonic distortion (-75 dBc HD<sub>2</sub> and -80 dBc HD<sub>3</sub> at 100 MHz). The slew-rate is 6600 V/s with a settling time of 2 ns to 1% for a 2 V step; it is ideal for pulsed applications [8].

Both the devices are ideal for pulsed applications.



In order to balance the attenuation of the output cable, a pre-emphasis on both gain stages has been implemented. The pre-emphasis introduces a high frequency peak that compensates the output cable losses, resulting in a total bandwidth of nearly 1GHz.

The current consumption for each channel is 60 mA at a voltage supply of ±2.5 V; this correspond to a total power dissipation per end-plate of about 300 W, therefore an appropriate cooling system made both with recirculation of coolant fluid and with forced air is used.



# PERFORMANCES

Linearity for each channel of the FE board was measured:

- Gain  $(V_{out}/V_{in})$  is 20dB (middle bandwidth) on 120  $\Omega$  load
- Mean non-linearity is less then 0.1 % (V<sub>in</sub>: 15mV ÷ 75mV)
- Cross talk between adjacent channels (Ch+1) is ~1%, cross talk to next channel (Ch+2) is negligible (<0.5%).

Noise level measured (in the experimental area) is less then 2mV, after 5m long cable, on a  $120 \Omega$  resistive load.

Despite a low frequency interference, a residual noise of ~2mV (sigma) has observed.

The source of the interference has been later identified and removed.



# REFERENCES

- [1] A. M. Baldini et al., "The design of the MEG II experiment", Eur. Phys. J. C (2018) 78:380.
- [2] A. M. Baldini et al., "The new drift chamber of the MEG II experiment", Nucl. Instr. and Meth. A, 936 (2019) 501-502.
- [3] A. M. Baldini et al., "The ultra light Drift Chamber of the MEG II experiment", Nucl. Instr. and Meth. A, In Press.
- [4] G. Chiarello et al., "A high performance front end electronics for drift chamber readout in MEG experiment upgrade", Nucl. Instr. and Meth. A, 824 (2016) 336-339.
- [5] G. Chiarello et al., "Improving spatial and PID performance of the high transparency Drift Chamber by using the Cluster Counting and Timing techniques", Nucl. Instr. and Meth. A, 936 (2019) 464-465.
- [6] G. Chiarello et al., "Application of the Cluster Counting/Timing techniques to improve the performances of high transparency Drift Chamber for modern HEP experiments", J. INST. (2017) 12 C07021.
- [7] ADA4927 datasheet, "Ultralow Distortion Current Feedback Differential ADC Driver", https://www.analog.com/en/products/ada4927-2.html
- [8] THS4509 datasheet, "Wideband, low-noise, low-distortion, fully differential amplifier", http://www.ti.com/product/THS4509
- [9] L. Galli et al., "WaveDAQ: An highly integrated trigger and data acquisition system", Nucl. Instr. and Meth. A, 936 (2019) 399-400.